# Lab 4 – Four bit, Error Correction Code (ECC) using Hamming(7,4) Code Decoding

Name: Von Kaukeano Date: 10/4/18

Course: Digital Circuit Design Lab – ECE 2613 Section #: 001

# **Summary/Abstract**

In this lab, we designed a decoder using the Hamming (7,4) algorithm in reverse. Using the seven bits as the input we receive the original four bits and a one-bit error detection as output. The given truth table determines when there is a bit error. If the input on the board matches the truth table then the output is zero, if it does not match then the output provides the bit that is in error on the seven segment decoder. The LED lights above the switches are a four-bit output that matches the corresponding original input.

### Introduction

Understanding how the Hamming(7,4) code and parity bits work are an important ground in order to succeed in designing this lab. The algorithm detects and outputs a single bit error based on the truth table that was given that represents the Hamming(7,4) code. The LED lights are also based on the Verilog logic determining the original input signal.

#### **Procedure**

Using the code from the Hamming(7,4) algorithm and the given truth table for the seven inputs we received outputs of four bits. The exclusive or logic gates create a parity bit checker that determines the output error bit. Building the Verilog and then instantiating it creates the bit file needed for this lab.

# **Results**

# **Design Code**

```
// lab4 : version 09/24/2018
`timescale 1ns / 1ps
module hamming7_4_decode(
   output logic [3:1] bad_bit,
   output logic [4:1] decode,
   input logic [7:1] h_code
   // insert your code here
assign decode[4] = h_code[7];
assign decode[3] = h_code[6];
assign decode[2] = h_code[5];
assign decode[1] = h_code[3];
assign bad_bit[3] = h_code[7] ^ h_code[6] ^ h_code[5] ^ h_code[4];
assign bad_bit[2] = h_code[7] ^ h_code[6] ^ h_code[3] ^ h_code[2];
assign bad_bit[1] = h_code[7] ^ h_code[5] ^ h_code[3] ^ h_code[1];
endmodule
```

#### **Simulation Results**

```
# xsim {work.tb_hamming7_4_decode} -autoloadwcfg -tclbatch {tb_hamming7_4_decode.tcl} -onerro
r quit
Vivado Simulator 2018.2
Time resolution is 1 ps
source tb_hamming7_4_decode.tcl
## run all
Simulation complete - no mismatches!!!
$finish called at time: 2560 ns: File "/home/tuh42003/2613_2018f/lab4/tb_hamming7_4_decode.
sv" Line 67
## exit
INFO: [Common 17-206] Exiting xsim at Tue Sep 25 13:13:39 2018...
Compressing vcd file to lxt2 file. ...
```

```
source xsim.dir/work.tb_lab4_decoder/xsim_script.tcl
# xsim {work.tb_lab4_decoder} -autoloadwcfg -tclbatch {tb_lab4_decoder.tcl} -onerror quit
Vivado Simulator 2018.2
Time resolution is 1 ps
source tb_lab4_decoder.tcl
## run all
Simulation complete - no mismatches!!!
$finish called at time: 2560 ns: File "/home/tuh42003/2613_2018f/lab4/tb_lab4_decoder.sv" L
ine 64
## exit
INFO: [Common 17-206] Exiting xsim at Tue Sep 25 13:39:28 2018...
Compressing vcd file to lxt2 file. ...
```

# **Hardware Implementation**

My design was demonstrated to Catherine on the afternoon of 9/25 during the lab period.

#### Conclusion

This lab has strengthened my knowledge on how to use a decoder algorithm. It also helped me understand the parity bits and how it is able to detect these. This decoder only has the logic to detect only a single bit, and if there were two error bits then the correct error bit will not be displayed.

**Appendix** 

